DocumentCode :
3018126
Title :
Simple yet effective replication for FPGA partitioning
Author :
Bhatia, Dinesh ; Narasimhan, Vanitha
Author_Institution :
Dept. of Electr. & Comput. Eng., Cincinnati Univ., OH, USA
fYear :
1994
fDate :
19-23 Sep 1994
Firstpage :
152
Lastpage :
155
Abstract :
This paper deals with the partitioning of large digital designs for multiple FPGA based implementation. Partitioning for FPGAs is very constrained problem due to severe pin limitations. The approach described here uses efficient heuristics for replicating logic blocks. It is shown through experimentation that utilization can greatly be improved by replicating very small number of logic blocks. In addition, the effect of replication on fanout, board level design, and performance is also studied. It is found that replication of logic blocks using our approach does not lead to excessive load due to increased fanout. In some cases, replication of input/output blocks can result in enhanced utilization. The tool has been integrated with XILINX APR tools. Thus feasibility is established not by counting the logic blocks and I/O pins but by actually being able to place and route a given circuit
Keywords :
field programmable gate arrays; logic CAD; logic partitioning; FPGA partitioning; XILINX APR tools; board level design; constrained problem; efficient heuristics; fanout; logic blocks; pin limitations; replication; Computer aided manufacturing; Costs; Design automation; Field programmable gate arrays; Laboratories; Logic circuits; Logic design; Logic programming; Pins; Programmable logic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1994. Proceedings., Seventh Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-2020-4
Type :
conf
DOI :
10.1109/ASIC.1994.404588
Filename :
404588
Link To Document :
بازگشت