DocumentCode :
3018178
Title :
Developing an architecture validation suite: application to the PowerPC architecture
Author :
Fournier, Laurent ; Koyfman, Anatoly ; Levinger, Moshe
Author_Institution :
IBM Israel Sci. & Technol. Center, Haifa, Israel
fYear :
1999
fDate :
1999
Firstpage :
189
Lastpage :
194
Abstract :
This paper describes the efforts made and the results of creating an Architecture Validation Suite for the PowerPC architecture. Although many functional test suites are available for multiple architectures, little has been published on how these suites are developed and how their quality should be measured. This work provides some insights for approaching the difficult problem of building a high quality functional test suite for a given architecture. By defining a set of generic coverage models that combine program-based, specification-based and sequential bug-driven models, it establishes the groundwork for the development of architecture validation suites for any architecture
Keywords :
computer testing; formal verification; integrated circuit testing; microprocessor chips; reduced instruction set computing; Genesys test program generator; PowerPC architecture; RISC architectures; architecture validation suite; generic coverage models; high quality functional test suite; program-based models; sequential bug-driven models; specification-based models; Buildings; Certification; Computer bugs; Permission; Process design; Sequential analysis; Software design; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1999. Proceedings. 36th
Conference_Location :
New Orleans, LA
Print_ISBN :
1-58113-092-9
Type :
conf
DOI :
10.1109/DAC.1999.781308
Filename :
781308
Link To Document :
بازگشت