DocumentCode :
3018191
Title :
Achieving High Test Quality with Reduced Pin Count Testing
Author :
Jahangiri, Jay ; Mukherjee, Nilanjan ; Cheng, Wu-Tung ; Mahadevan, Subramanian ; Press, Ron
Author_Institution :
Mentor Graphics Corporation,Wilsonville, OR
fYear :
2005
fDate :
18-21 Dec. 2005
Firstpage :
312
Lastpage :
317
Abstract :
Reduced pin count testing (RPCT) has proven to be an effective solution to reduce structural test costs in a manufacturing environment. Traditionally, RPCT has focused on stuck-at faults and IO loop-back tests. However, as circuit feature sizes shrink and new technology nodes employed, at-speed tests are becoming critical to assure low defect levels. In this paper, we extend the RPCT technique to allow application of atspeed test patterns using low cost testers that are seriously pin limited. Existing boundary scan cells are modified to facilitate the application of at-speed patterns thereby having minimal impact on the design and test area overhead.
Keywords :
Circuit faults; Circuit testing; Costs; Frequency; Manufacturing; Packaging; Performance evaluation; Pins; Probes; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.19
Filename :
1575448
Link To Document :
بازگشت