DocumentCode :
3018275
Title :
Modelling SoC devices for virtual test using VHDL
Author :
Rona, Marco ; Krampl, Gunter
Author_Institution :
Microelectron. Design Center, Infineon Technol. AG, Villach, Austria
fYear :
2001
fDate :
2001
Firstpage :
770
Lastpage :
771
Abstract :
Virtual Test (VT) is a new technique to cut the time-to-marker especially for SoC products that inherently contain complex mixed-signal blocks. VT allows debugging test programs in a simulation environment if a fast and sufficiently accurate IC model can be made available. VHDL behavioural models turned out to be a very promising approach to cover both the needs of designers for the sign-off simulation on chip level and of test engineers for VT. The trade-offs between modelling effort, simulation performance and accuracy of results are discussed for VT applications based on an industrial example
Keywords :
VLSI; automatic test software; circuit simulation; hardware description languages; integrated circuit modelling; integrated circuit testing; mixed analogue-digital integrated circuits; virtual instrumentation; IC model; SoC device modelling; VHDL behavioural models; complex mixed-signal blocks; debugging test programs; simulation environment; virtual test; Automatic test equipment; Automatic testing; Concurrent engineering; Debugging; Design engineering; Integrated circuit modeling; Integrated circuit testing; Microelectronics; Software testing; Virtual environment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2001. Conference and Exhibition 2001. Proceedings
Conference_Location :
Munich
ISSN :
1530-1591
Print_ISBN :
0-7695-0993-2
Type :
conf
DOI :
10.1109/DATE.2001.915117
Filename :
915117
Link To Document :
بازگشت