DocumentCode :
3018632
Title :
High Level Test Generation for Custom Hardware: An Industrial Perspective
Author :
Ghosh, Indradeep
Author_Institution :
Fujitsu Labs. of America, Sunnyvale, CA
fYear :
2005
fDate :
21-21 Dec. 2005
Firstpage :
458
Lastpage :
458
Abstract :
This talk focuses on an industrial effort to generate sequential test patterns automatically from functional register transfer level (RTL) circuits that target detection of stuck-at faults in the circuit at the logic level. The RTL circuit is assumed to be described in some high level description language (HDL) like VHDL or Verilog which is currently a standard practice in industrial ASIC designs. Currently only block level circuits of the order of tens of thousands of HDL lines are targeted
Keywords :
automatic test pattern generation; fault simulation; high level synthesis; logic testing; functional register transfer level circuits; high level description language; high level test generation; logic level; sequential test patterns; stuck-at faults; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Hardware design languages; Logic testing; Object detection; Registers; Sequential analysis; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
Conference_Location :
Calcutta
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.65
Filename :
1575477
Link To Document :
بازگشت