DocumentCode :
3018739
Title :
Hypergraph partitioning for VLSI CAD: methodology for heuristic development, experimentation and reporting
Author :
Caldwell, Andrew E. ; Kahang, A.B. ; Kennings, Andrew A. ; Markov, Igor L.
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fYear :
1999
fDate :
1999
Firstpage :
349
Lastpage :
354
Abstract :
We illustrate how technical contributions in the VLSI CAD partitioning literature can fail to provide one or more of: (i) reproducible results and descriptions, (ii) an enabling account of the key understanding or insight behind a given contribution, and (iii) experimental evidence that is not only contrasted with the state-of-the-art, but also meaningful in light of the driving application. Such failings can lead to reporting of spurious and misguided conclusions. For example, new ideas may appear promising in the context of a weak experimental testbed, but in reality do not advance the state of the art. The resulting inefficiencies can be detrimental to the entire research community. We draw on several models (chiefly from the metaheuristics community) for experimental research and reporting in the area of heuristics for hard problems, and suggest that such practices can be adopted within the VLSI CAD community. Our focus is on hypergraph partitioning
Keywords :
VLSI; circuit CAD; graph theory; integrated circuit design; VLSI CAD; heuristics; hypergraph partitioning; metaheuristics; Computer science; Context modeling; Design automation; Design for experiments; Heart; Permission; Robustness; Technological innovation; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1999. Proceedings. 36th
Conference_Location :
New Orleans, LA
Print_ISBN :
1-58113-092-9
Type :
conf
DOI :
10.1109/DAC.1999.781340
Filename :
781340
Link To Document :
بازگشت