Title :
Performance analysis of multi-bank DRAM with increased clock frequency
Author :
Cho, Su-Jin ; Ahn, Jaewoo ; Choi, Hyojin ; Sung, Wonyong
Author_Institution :
Sch. of Electr. Eng., Seoul Nat. Univ., Seoul, South Korea
Abstract :
As the performance of computer systems improves, the peak bandwidth of the DRAM system needs to be increased. In this study, we analyze the performance of multi-bank DRAMs when increasing the clock frequency by employing three metrics: data bus busy time, bank busy time and inter-bank interference time. We use a cycle-accurate DRAM model simulator to quantitatively measure each metric. Increasing the DRAM clock frequency obviously contributes to lowering the data bus busy time. From the analysis result, we find that raising the number of banks is needed when increasing the DRAM clock frequency. However, the inter-bank interference time becomes the performance bottleneck as the number of banks increases. We suggest that future multi-bank DRAM system should tackle this side-effect to efficiently exploit the faster clock frequency.
Keywords :
DRAM chips; clocks; performance evaluation; DRAM clock frequency; bank busy time; computer systems; cycle-accurate DRAM model simulator; data bus busy time; inter-bank interference time; multibank DRAM system; peak bandwidth; performance analysis; performance bottleneck; Bandwidth; Clocks; Interference; Random access memory; Time frequency analysis; Timing;
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-4673-0218-0
DOI :
10.1109/ISCAS.2012.6271802