DocumentCode :
3019329
Title :
Architecture of a Multi-Context FPGA Using Reconfigurable Context Memory
Author :
Chong, Weisheng ; Ogata, Sho ; Hariyama, Masanori ; Kameyama, Michitaka
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2005
fDate :
04-08 April 2005
Abstract :
Dynamically-programmable gate arrays (DPGAs) promise lower-cost implementations than conventional FPGAs since they efficiently reuse limited hardware resources in time. One of typical DPGA architectures is a multi-context one. Multi-context FPGAs (MC-FPGAs) have multiple memory bits per configuration bit forming configuration planes for fast switching between contexts. The additional memory planes cause significant overhead in area and power consumption. To overcome the overhead, a fine-grained reconfigurable architecture called reconfigurable context memory (RCM) is presented based on the fact that there are redundancy and regularity in configuration bits between different contexts. Switch blocks are efficiently implemented by using RCM as context decoders and routing switches. By using the RCM in logic blocks, an adaptive multi-context logic block table is introduced where the size of look-up tables and the number of different configuration planes of look-up tables are adaptively determined at each logic block. Moreover, non-volatile ferroelectric-based functional pass-gates are used as components of the RCM to achieve compactness and low static power. Under a constraint of the same number of contexts, an area of the proposed MC-FPGA is 45% of that of the conventional MC-FPGA. In the functional-pass-gate-based evaluation, the area of the proposed MC-FPGA is reduced to 37% of the conventional MC-FPGA one.
Keywords :
field programmable gate arrays; logic design; memory architecture; reconfigurable architectures; context decoders; dynamically-programmable gate arrays; ferroelectric-based functional pass-gates; fine-grained reconfigurable architecture; logic block table; multicontext FPGA; reconfigurable context memory; routing switches; Decoding; Energy consumption; Field programmable gate arrays; Hardware; Nonvolatile memory; Random access memory; Reconfigurable architectures; Reconfigurable logic; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2005. Proceedings. 19th IEEE International
Print_ISBN :
0-7695-2312-9
Type :
conf
DOI :
10.1109/IPDPS.2005.112
Filename :
1419989
Link To Document :
بازگشت