DocumentCode :
3019388
Title :
An Optically Differential Reconfigurable Gate Array VLSI Chip with a Dynamic Reconfiguration Circuit
Author :
Watanabe, Minoru ; Kobayashi, Fuminori
Author_Institution :
Dept. of Syst. Innovation & Informatics, Kyushu Inst. of Technol., Fukuoka, Japan
fYear :
2005
fDate :
04-08 April 2005
Abstract :
An Optically Differential Reconfigurable Gate Array (ODRGA) is a type of Field Programmable Gate Array (FPGA), but its gate array can be reconfigured optically in less than 6 ns. We have fabricated a 68 gate-count ODRGA. However, optical differential reconfiguration circuits, which are capable of optical detection of configuration contexts and which can support reconfiguration of an arbitrary part of its gate array bit-by-bit, occupy up to 47% of the implementation area of ODRGA-VLSI chip and prevent realization of a high gate-count ODRGA. Therefore, a dynamic optical differential reconfiguration circuit was developed to reduce the implementation area of optical reconfiguration circuits. It has been evaluated separately. This paper presents the first 476 gate count ODRGA-VLSI chip with a standard 0.35 µm 3-metal CMOS process technology using an improved dynamic optical differential reconfiguration circuit. In addition, the dynamic reconfiguration frequency and performance of logic blocks are shown using HSPICE simulation results. Finally, this paper presents an estimation of the use of a standard 0.35 µm 3-metal 14.2 x 14.2 mm chip.
Keywords :
CMOS logic circuits; VLSI; field programmable gate arrays; reconfigurable architectures; 3-metal CMOS process technology; HSPICE simulation; ODRGA-VLSI chip; dynamic reconfiguration circuit; field programmable gate array; logic blocks; optical detection; optically differential reconfigurable gate array; CMOS logic circuits; CMOS process; CMOS technology; Circuit simulation; Field programmable gate arrays; Frequency; Optical arrays; Optical detectors; Reconfigurable logic; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2005. Proceedings. 19th IEEE International
Print_ISBN :
0-7695-2312-9
Type :
conf
DOI :
10.1109/IPDPS.2005.105
Filename :
1419991
Link To Document :
بازگشت