DocumentCode :
3019407
Title :
CMOS sizing rule for high performance long interconnects
Author :
Cappuccino, Gregorio ; Cocorullo, Giuseppe
Author_Institution :
Dept. of Electron., Comput. Sci. & Syst., Calabria Univ., Italy
fYear :
2001
fDate :
2001
Firstpage :
817
Abstract :
During the past fifteen years, the role of interconnects has turned to be the determining factor of the overall performance of VLSI circuits. In this work, the authors present a new transistor sizing rule for long interconnect buffers. It is shown how transmission line properties of long interconnects alter the behaviour of the CMOS buffer, forcing transistors to work mainly in linear mode rather than in saturation as is usually assumed. This unusual condition leads to strong mismatching between predicted and actual driver output impedance if conventional sizing rules are used. The proposed sizing rule allows true line matching to be achieved thus either minimizing delay or preserving signal integrity
Keywords :
CMOS integrated circuits; VLSI; delays; integrated circuit design; integrated circuit interconnections; minimisation; CMOS sizing rule; MOS buffer; VLSI circuits; delay minimisation; linear mode; long interconnect buffers; mismatching; performance; predicted driver output impedance; saturation; signal integrity; transmission line; true line matching; CMOS technology; Computer science; Delay; Distributed parameter circuits; Driver circuits; Impedance; Integrated circuit interconnections; Switches; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2001. Conference and Exhibition 2001. Proceedings
Conference_Location :
Munich
ISSN :
1530-1591
Print_ISBN :
0-7695-0993-2
Type :
conf
DOI :
10.1109/DATE.2001.915165
Filename :
915165
Link To Document :
بازگشت