Title :
Synthesizing distributed buffer clock trees for high performance ASICs
Author :
Neves, José Luis ; Friedman, Eby G.
Author_Institution :
Dept. of Electr. Eng., Rochester Univ., NY, USA
Abstract :
An integrated design system is presented in this paper for synthesizing high performance clock distribution networks for application to high speed ASICs. An optimal clock skew schedule is determined which provides a set of localized non-zero clock skew values that improve both circuit performance and reliability. These clock skew values together with the functional hierarchy are used to design the topology of the clock distribution network and to determine the minimum clock path delays which satisfy the clock skew schedule. Distributed buffers targeted for CMOS technology are synthesized to emulate the delay values assigned to the individual branches of the clock tree. Maximum errors of less than 2.5% for the delay of the clock paths and 4% for the clock skew between any two registers belonging to the same global data path as compared with SPICE Level-3 are demonstrated for an example circuit
Keywords :
CMOS digital integrated circuits; application specific integrated circuits; buffer circuits; circuit CAD; delays; integrated circuit design; network topology; scheduling; timing circuits; CMOS technology; clock distribution networks; distributed buffer clock trees; high performance ASICs; high speed ASIC; integrated design system; minimum clock path delays; optimal clock skew schedule; reliability; CMOS technology; Circuit optimization; Circuit synthesis; Circuit topology; Clocks; Delay; Integrated circuit reliability; Integrated circuit synthesis; Network synthesis; Network topology;
Conference_Titel :
ASIC Conference and Exhibit, 1994. Proceedings., Seventh Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-2020-4
DOI :
10.1109/ASIC.1994.404594