DocumentCode :
3019506
Title :
Dynamic reconfiguration of modular I/O IP cores for avionic applications
Author :
Viswanathan, V. ; Ben Atitallah, Rabie ; Dekeyser, Jean-Luc ; Nakache, B. ; Nakache, M.
Author_Institution :
Nolam Embedded Syst., France
fYear :
2012
fDate :
5-7 Dec. 2012
Firstpage :
1
Lastpage :
6
Abstract :
Dynamic reconfiguration using FPGAs has been demonstrated to be highly efficient in different application domains. However little has been explored in the avionic communication domain, where halting the system during runtime for changing the hardware is non-trivial. In this paper we present a runtime reconfigurable architecture using I/O Intellectual Property (IP) cores, used in avionic applications. The system provides a modular I/O interface for communication, using an FPGA Mezzanine Card (FMC). User application can dynamically install and execute the necessary hardware for communication with external avionic sub-systems using FMC. The system thus provides a highly modular and cost effective autonomous solution for an embedded avionic communication system using Dynamic Partial Reconfiguration (DPR). The above described solution has been tested using a Xilinx ML605 prototyping board providing a software interface with a Xilinx Microblaze processor core. The architecture has been evaluated with the JPEG application in terms of area utilization, reconfiguration latency and execution time. The reconfiguration latency can be hidden totally in many cases. While in certain others, the overhead of reconfiguration can be justified by the reduction in the resource utilization.
Keywords :
aerospace computing; aircraft communication; avionics; field programmable gate arrays; industrial property; logic circuits; microprocessor chips; peripheral interfaces; reconfigurable architectures; software prototyping; FMC; FPGA Mezzanine card; I/O intellectual property cores; IP cores; JPEG application; ML605 prototyping board; Xilinx Microblaze processor core; area utilization; avionic application; avionic communication domain; cost effective autonomous solution; dynamic partial reconfiguration; embedded avionic communication system; execution time; external avionic subsystems; modular I/O interface; reconfiguration latency; resource utilization reduction; runtime reconfigurable architecture; software interface; Aerospace electronics; Computer architecture; Field programmable gate arrays; Hardware; IP networks; Protocols; Transform coding; Avionic IP cores; Dynamic Partial Reconfiguration; FPGA Mezzanine Module; Intensive Signal Processing Applications; Modular and Reconfigurable I/Os;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2012 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4673-2919-4
Type :
conf
DOI :
10.1109/ReConFig.2012.6416741
Filename :
6416741
Link To Document :
بازگشت