Title :
Verification of embedded phase-locked loops
Author :
Egan, Tom ; Mourad, Samiha
Author_Institution :
Santa Clara Univ., CA, USA
Abstract :
With the increasing use of Phase-locked loops (PLLs) embedded in FPGAs, ASICs, and System-On-Chip (SoC), there is a growing need for methods to verify, their operation. This paper describes a general and organized list that includes tests for lock, jitter, stability and modulation response. The list is offered as a guide to the verification and testing of an embedded PLL. For that reason it is presented in such a way as to allow the reader to determine the extent to which the verification will be carried out. The tests are covered from the easiest to the most complicated to perform, with the amount of information gathered increasing along with the complexity of the test. The paper also discusses the difference between observing a stand-alone PLL and an embedded PLL
Keywords :
circuit stability; integrated circuit testing; jitter; phase locked loops; ASICs; FPGAs; SoC; embedded PLL; embedded phase-locked loops; jitter test; lock test; modulation response test; stability test; system-on-chip; Amplitude shift keying; Circuit testing; Clocks; Field programmable gate arrays; Jitter; Performance evaluation; Phase locked loops; Production; Prototypes; Stability;
Conference_Titel :
Quality Electronic Design, 2001 International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1025-6
DOI :
10.1109/ISQED.2001.915245