Title :
ELITE design methodology of foundation IP for improving synthesis quality
Author :
Chen, Chih-Yuan ; Tung, Shing-Wu
Author_Institution :
Syst. on Chip Technol. Center, Ind. Technol. Res. Inst., Hsinchu, Taiwan
Abstract :
The ELITE (Essential Library In Technology Evolution) design methodology of foundation IP (Intellectual Property) for synthesis quality is presented in this paper. The design idea is derived from RISC (Reduced Instruction Set Computer) design philosophy in computer architecture. After analyzing the use rate of each cell with benchmarks, it shows that too many cells in a library not only increase the loading on library development and maintenance but also affect the quality of the logic synthesis. The ELITE design methodology proposes removing unused and rarely used cells from original library, then composing the most frequently used cells by logic synthesis tool to a new ELITE library. Due to fewer cells in a library, designers can significantly reduce the development time of cell library, shorten design time and pay more attention to improve the quality of the cell library with deep submicron process characteristics. Moreover, the experimental results show that, when ELITE libraries are used in logic synthesis the speed measurements improve 14.22% to 17.35% and the area measurements decrease 13.98% to 15.5% in unconstraint condition. The experiments of ELITE library with real industrial RTL designs also shown that the ELITE library has almost equal synthesis results when it is compared to conventional library with aggressive constraints. However, there are only 34 cells in ELITE library compared with 470 ones in the original library
Keywords :
VLSI; high level synthesis; industrial property; reduced instruction set computing; software libraries; ELITE design methodology; Essential Library In Technology Evolution; RISC; area measurements; deep submicron process characteristics; design time; development time; foundation IP; industrial RTL designs; library development; logic synthesis; synthesis quality; Circuit synthesis; Computer aided instruction; Computer architecture; Design methodology; Intellectual property; Libraries; Logic design; Program processors; Reduced instruction set computing; System-on-a-chip;
Conference_Titel :
Quality Electronic Design, 2001 International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1025-6
DOI :
10.1109/ISQED.2001.915263