DocumentCode :
3021467
Title :
Modeling of substrate noise injected by digital libraries
Author :
Zanella, Stefano ; Neviani, Andrea ; Zanoni, Enrico ; Miliozzi, Paolo ; Charbon, Edoardo ; Guardiani, C. ; Carloni, Luca ; Sangiovanni-Vincenteili, A.
Author_Institution :
Padova Univ., Italy
fYear :
2001
fDate :
2001
Firstpage :
488
Lastpage :
492
Abstract :
Switching noise is one of the major sources of timing errors and functional hazards in logic circuits. It is caused by the cumulative effect of microscopic spurious currents arising in all devices during logic transitions. These currents are injected into the substrate and in supply lines, resulting in significant ripple noise. Individually, such micro-currents do not usually cause catastrophic failures. However, cumulatively, they can impact power supply and substrate potential across the chip. Thus, the electrical behavior of sensitive digital and analog circuits can be significantly changed, hence limiting circuit performance. The analysis of switching noise at a macroscopic level requires one to accurately compute models for all microscopic spurious currents, known as noise signatures. The challenge is to simultaneously account for a myriad of parameters and their process variations in a compact and accurate model. To address this problem, a new methodology based on response surface methodology and orthogonal polynomial approximation is proposed. Experimental results on a 0.35 μm library show that the methodology is capable of accurately approximating noise signatures with a single analytical formula. A library of such formulae has been created and it is being used to accurately characterize switching noise at the macroscopic level
Keywords :
circuit analysis computing; digital integrated circuits; integrated circuit modelling; integrated circuit noise; polynomial approximation; substrates; surface fitting; 0.35 micron; digital circuits; digital libraries; logic circuits; microscopic spurious currents; noise signatures; orthogonal polynomial approximation; process variations; response surface methodology; substrate noise modelling; substrate potential; switching noise; timing errors; Circuit noise; Hazards; Logic circuits; Logic devices; Microscopy; Noise level; Power supplies; Software libraries; Switching circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2001 International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1025-6
Type :
conf
DOI :
10.1109/ISQED.2001.915276
Filename :
915276
Link To Document :
بازگشت