Title : 
A testability analysis method for register-transfer level descriptions
         
        
            Author : 
Takahashi, Mizuki ; Sakurai, Ryoji ; Noda, Hiroaki ; Kambe, Takashi
         
        
            Author_Institution : 
Precision Technol. Dev. Centre, Sharp Corp., Nara, Japan
         
        
        
        
        
        
            Abstract : 
In this paper, we propose a new testability analysis method for Register-Transfer Level (RTL) descriptions. The proposed method is based on the idea of testability analysis in terms of data-flow and control structure which can be extracted from RTL designs. We analyze testability of RTL descriptions with more testability measures than those of conventional gate-level testability, so that the method provides information for design for testability (DFT). We have implemented the presented method and experimental results show that we can reduce circuit cost for test and achieve highly testable circuits by DFT using our RTL testability analysis
         
        
            Keywords : 
data flow analysis; design for testability; logic testing; DFT; RTL testability analysis; control structure; data-flow analysis; design for testability; gate-level testability; register-transfer level descriptions; testability analysis method; Automatic testing; Circuit synthesis; Circuit testing; Costs; Design for testability; Flip-flops; Information analysis; Large scale integration; Logic testing; Process design;
         
        
        
        
            Conference_Titel : 
Design Automation Conference, 1997. Proceedings of the ASP-DAC '97 Asia and South Pacific
         
        
            Conference_Location : 
Chiba
         
        
            Print_ISBN : 
0-7803-3662-3
         
        
        
            DOI : 
10.1109/ASPDAC.1997.600167