DocumentCode :
3022524
Title :
Input dependent clock jitter in high speed and high resolution ADCs
Author :
Chegeni, Amin ; Shayanfar, Reza ; Hadidi, Khayrollah ; Khoei, Abdollah
Author_Institution :
Microelectron. Res. Lab., Urmia Univ., Urmia, Iran
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
2997
Lastpage :
3000
Abstract :
This paper describes the input dependent clock jitter in high speed and high resolution ADCs with a different approach as compared to previous works. There is always a capacitive coupling between the input and the clock signal paths through which the input voltage variation influences the clock and consequently produces jitter even if the sample and hold is assumed ideal and the clock itself is jitter-free. This phenomenon has been analyzed mathematically and then evaluated by simulations. Also the effect of the jitter on the output data has been explained. Results show that for high sampling rate more than 200 MHz this effect dominates and limits the SNR.
Keywords :
analogue-digital conversion; clocks; jitter; sample and hold circuits; capacitive coupling; high resolution ADC; high speed ADC; input dependent clock jitter; sample and hold; Clocks; Couplings; Jitter; Signal resolution; Signal to noise ratio; Switches; Uncertainty; ADC; high resolution; high speed; input dependent clock jitter; mathematical analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271948
Filename :
6271948
Link To Document :
بازگشت