DocumentCode :
3022676
Title :
Dual-rail/single-rail hybrid logic design for high-performance asynchronous circuit
Author :
Xia, Zhengfan ; Ishihara, Shota ; Hariyama, Masanori ; Kameyama, Michitaka
Author_Institution :
Grad. Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
3017
Lastpage :
3020
Abstract :
This paper presents a fine-grain pipelined asynchronous circuit that uses a mixture of dual-rail and single-rail logic. Dual-rail logic is limited to construct a stable critical path. Based on this critical path, the handshake control circuit is greatly simplified, which improves the performance of speed and power consumption. On the other hand, non-critical paths are composed of single-rail logic which has small logic overhead and the entire pipelined circuit has no intermediate registers or latches. To evaluate the proposed design method, an array style multiplier is designed and simulated in a 65nm design rule. The multiplier works as high as 4.35G data-set/s. Compared to the classical synchronous circuit, the proposed circuit has no active power consumption when there are no data operation. Even the circuits work at peak speed, the proposed circuit still reduces the power consumption by 35%.
Keywords :
asynchronous circuits; logic design; multiplying circuits; array style multiplier; dual rail logic; fine grain pipelined asynchronous circuit; handshake control circuit; hybrid logic design; logic overhead; noncritical paths; single rail logic; size 65 nm; Asynchronous circuits; Detectors; Encoding; Latches; Logic gates; Pipelines; Power demand; asynchronous circuit; dual-rail logic; single-rail logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6271954
Filename :
6271954
Link To Document :
بازگشت