DocumentCode :
3022914
Title :
Design of a 64-channel Digital High Frequency linear array ultrasound imaging beamformer on a Massively Parallel Processor Array
Author :
Hu, Chang-Hong ; Zheng, Fan ; Huang, Yi ; Cannata, Jonathan M. ; Shung, K. Kirk ; Sun, Ping
Author_Institution :
Dept. of Biomed. Eng. & NIH, Univ. of Southern California, Los Angeles, CA
fYear :
2008
fDate :
2-5 Nov. 2008
Firstpage :
1266
Lastpage :
1269
Abstract :
In this design, an Ambric´s Massively Parallel Processor Array (MPPA), which includes 336 asynchronous processors and communicates through a configurable structure of channels with a 128-bit high speed (100MHz) Input/Output (I/O) port, is used to implement the 64-channel digital beamformer. Besides the beamformer, the system is composed of 256-channel analog front-end pulser/receiver, 64-channel of Time-Gain Compensation (TGC), 64-channel of high-speed digitizer, a host PC and a PCI Express-based accelerator in the Am2045 chip with a 512 Mbytes external memory. This system is designed to handle a 256 elements linear array or a 64 elements phased array transducer. The system provides 64 channels of excitation pulsers while receiving simultaneously at a 150 MHz sampling rate with 12-bit resolution. The digitized data from all channels of one frame are first stored in the internal memory of MPPA. The coarse delays are integer multiples of the sampling clock rate. They are achieved by dynamically updating the memory addresses which are loaded in the delay coefficients table. Random Memory Access capability of MPPA enables processors to randomly access data while it is still in channels, which eliminate the necessity of moving all data from I/O ports into memory before they can be processed. The fine delays are implemented by FIR filters with an interpolation factor of 8. This technique and architecture allow dynamic receive focusing, aperture growth, spatial filtering, and scan conversion by software only.
Keywords :
FIR filters; array signal processing; digital signal processing chips; field programmable gate arrays; interpolation; parallel processing; random-access storage; spatial filters; ultrasonic imaging; ultrasonic transducer arrays; 256-channel analog front-end pulser; 256-channel analog front-end receiver; 64 elements phased array transducer; 64-channel digital high frequency linear array; Am2045 chip; FIR filter; FPGA board; PCI express-based accelerator; frequency 100 MHz; frequency 150 MHz; high-speed digitizer; high-speed input-output port; interpolation factor; massively parallel processor array; memory size 512 MByte; random memory access; scan conversion; spatial filter; storage capacity 128 bit; time-gain compensation; ultrasound imaging beamformer; Clocks; Computer architecture; Delay; Finite impulse response filter; Frequency; Interpolation; Phased arrays; Sampling methods; Transducers; Ultrasonic imaging; Beamformer; High frequency linar array; System;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultrasonics Symposium, 2008. IUS 2008. IEEE
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2428-3
Electronic_ISBN :
978-1-4244-2480-1
Type :
conf
DOI :
10.1109/ULTSYM.2008.0306
Filename :
4803467
Link To Document :
بازگشت