DocumentCode :
3024602
Title :
NBTI-aware dual threshold voltage assignment for leakage power reduction
Author :
Tu, Wen-Pin ; Wu, Shih-Wei ; Huang, Shih-Hsu ; Chi, Mely Chen
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
349
Lastpage :
352
Abstract :
Dual threshold voltage (dual-Vth) assignment is recognized as a useful technique to reduce the leakage power. However, as the process technology shrinks to the deep sub-micron regime, the negative bias temperature instability (NBTI) effect becomes a serious concern. The NBTI effect may cause the degradation of threshold voltage over a period of months or years. Since previous dual-Vth assignment techniques do not consider the NBTI effect, they often decrease the circuit lifetime. In this paper, we propose an NBTI-aware dual-Vth assignment algorithm. Our objective is not only to reduce the leakage power but also to maintain the lifetime of the circuit. By assigning independent candidate gates to high threshold voltage (HTV) simultaneously, in each benchmark circuit, our approach can achieve a better result with a smaller CPU time. Experimental data consistently show that our approach works well in practice.
Keywords :
integrated circuit design; NBTI; dual threshold voltage assignment; leakage power reduction; negative bias temperature instability; Algorithm design and analysis; Conferences; Degradation; Delay; Logic gates; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6272033
Filename :
6272033
Link To Document :
بازگشت