Title :
Scalable multistage networks for multiprocessor system-on-chip design
Author :
Meftali, Samy ; Dekeyser, Jean-Luc ; Scherson, Isaac D.
Author_Institution :
LIFL, UMR, Villeneuve, France
Abstract :
This paper presents a micro-network that is a generic, scalable and multi-stage interconnect architecture for systems on chip (SoC). The network architecture relies on packet switching and point-to-point bi-directional links between the routers implementing the micro-network. The NoC provides a configurable number of OCP compliant communication interfaces for both initiators (masters) and targets (slaves). This network has been used in a multiprocessor SoC with 16 initiators and 16 slaves, and compared with an AMBA bus in terms of latency and saturation threshold.
Keywords :
integrated circuit design; multistage interconnection networks; parallel architectures; system-on-chip; AMBA bus; NoC; OCP compliant communication interface; micro-network; multiprocessor system-on-chip design; multistage interconnect architecture; packet switching; point-to-point bi-directional link; scalable multistage network; Algorithm design and analysis; Multiprocessing systems; Parallel architectures;
Conference_Titel :
Parallel Architectures,Algorithms and Networks, 2005. ISPAN 2005. Proceedings. 8th International Symposium on
Print_ISBN :
0-7695-2509-1
DOI :
10.1109/ISPAN.2005.77