Title :
Gross Die Estimator´s caveats for ASIC floorplanning
Author_Institution :
PMC-Sierra, SUNTECH@Penang Cybercity, Bayan Baru, Malaysia
Abstract :
Floorplanning is essential elements in ASIC chip design. As design complexity increase with various IP packaging on single die, a good floorplanning will help to drive the product cost lower as well as reduce the design hiccup. For optimum product cost estimation, die count estimation is essential element based on floorplanning feedback. Gross Die Estimator is the common equation used to derive the product cost estimation in new product planning phase. The intend of this paper is to analyze the prior art to ASIC floorplanning from die analysis perspective, Gross Die Estimator and the caveats of gross die estimator usage.
Keywords :
application specific integrated circuits; circuit complexity; circuit layout; ASIC chip design; ASIC floorplanning; IP packaging; design complexity; die count estimation; gross die estimator; product cost estimation; Application specific integrated circuits; Equations; Estimation; IP networks; Mathematical model; Routing; ASIC Floorplanning; Die Estimator;
Conference_Titel :
Semiconductor Electronics (ICSE), 2012 10th IEEE International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4673-2395-6
Electronic_ISBN :
978-1-4673-2394-9
DOI :
10.1109/SMElec.2012.6417179