DocumentCode :
3026380
Title :
Floorplan-aware hierarchical NoC topology with GALS interfaces
Author :
Matos, Debora ; Reinbrecht, Cezar ; Palermo, Gianluca ; Martinelli, Jonathan ; Susin, Altamiro ; Silvano, Cristina ; Carro, Luigi
Author_Institution :
UFRGS Inst. of Inf., Porto Alegre, Brazil
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
652
Lastpage :
655
Abstract :
Networks-on-chip has been seen as an interconnect solution for complex systems. However, performance and energy issues still represent limiting factors for Multi-Processors System-on-Chip (MPSoC). Complex router architectures can be prohibitive for the embedded domain, once they dissipate too much power and energy. In this paper we propose a low power hierarchical network topology with GALS interfaces, allowing each cluster operates in a specific frequency. The clusters are composed by crossbar devices and the number of cores allocated for each cluster is defined considering floorplan information. Experimental results show that our strategy can reduce the power dissipation in up to 58% and the latency in up to 56% for the benchmarks analyzed when compared with a packet-switched mesh network-on-chip.
Keywords :
embedded systems; interconnections; network topology; network-on-chip; GALS interfaces; MPSoC; complex router architectures; complex systems; crossbar devices; embedded domain; floorplan information; floorplan-aware hierarchical NoC topology; interconnect solution; low power hierarchical network topology; multiprocessors system-on-chip; packet-switched mesh network-on-chip; power dissipation; Bridges; Network topology; Proposals; Switches; Synchronization; System-on-a-chip; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6272117
Filename :
6272117
Link To Document :
بازگشت