DocumentCode :
3026677
Title :
Live demonstration: Hierarchical Address-Event Routing architecture for reconfigurable large scale neuromorphic systems
Author :
Park, Jongkil ; Yu, Theodore ; Maier, Christoph ; Joshi, Siddharth ; Cauwenberghs, Gert
Author_Institution :
Dept. of Electr. & Comput. Eng, UC San Diego, San Diego, CA, USA
fYear :
2012
fDate :
20-23 May 2012
Firstpage :
707
Lastpage :
711
Abstract :
Recent advances in neuromorphic engineering for brain-like computing and neural prostheses are converging towards realization of electronic synaptic arrays approaching the integration density and energy efficiency of the human brain. A major impediment in this development is the real-time synaptic routing in a large-scale spiking neuron architecture. Here we present a hierarchical address-event routing (HiAER) communication architecture for routing neural events in a scaleable reconfigurable large-scale neuromorphic system. The neural events are routed in real-time through synaptic connections with configurable parameters governing connectivity, synaptic strength, and axonal delay. The HiAER architecture is implemented on a hardware platform with five Xilinx Spartan-6 FPGA cores.
Keywords :
biocomputing; field programmable gate arrays; neural net architecture; HiAER architecture; Xilinx Spartan-6 FPGA cores; axonal delay; brain-like computing; electronic synaptic arrays; hierarchical address-event routing architecture; human brain; large-scale spiking neuron architecture; neural prostheses; neuromorphic engineering; scaleable reconfigurable large-scale neuromorphic system; synaptic connections; synaptic strength; Arrays; Biological neural networks; Neuromorphics; Neurons; Peer to peer computing; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2012 IEEE International Symposium on
Conference_Location :
Seoul
ISSN :
0271-4302
Print_ISBN :
978-1-4673-0218-0
Type :
conf
DOI :
10.1109/ISCAS.2012.6272133
Filename :
6272133
Link To Document :
بازگشت