Title :
DC-current-free low-power A/D converter circuitry using dynamic latch comparators with divided-capacitance voltage reference
Author :
Kotani, Koji ; Shibata, Tadashi ; Ohmi, Tadahiro
Abstract :
We have developed a new A/D converter architecture by applying the concept of clocked-neuron-MOS circuitry. It features no DC power dissipation at any component in the A/D converter. In this architecture a comparator employs dynamic latch and the reference voltage is generated by a capacitive voltage divider configuration. As a result, all components in the A/D converter have become purely dynamic in their operation, resulting in a dramatic reduction in the power dissipation. These techniques have been combined with a flash and a two-step flash mechanism, and extremely-low-power A/D converters have been developed. Test circuits were fabricated using standard double-polysilicon CMOS process with 3 μm rules. The basic performance has been confirmed by the measurement of test circuits as well as by HSPICE simulation
Keywords :
CMOS integrated circuits; analogue-digital conversion; 3 micron; A/D converter architecture; DC-current-free ADC circuitry; Si; capacitive voltage divider configuration; clocked-neuron-MOS circuitry; divided-capacitance voltage reference; double-polysilicon CMOS process; dynamic latch comparators; low-power ADC circuitry; power dissipation reduction; two-step flash mechanism; Analog-digital conversion; CMOS process; CMOS technology; Circuit testing; Clocks; Latches; Power dissipation; Power engineering and energy; Process control; Voltage;
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
DOI :
10.1109/ISCAS.1996.541936