DocumentCode :
302739
Title :
A new design approach and VLSI implementations of recursive digital filters
Author :
Hwang, Yin-Tsung ; Sue, Ching-Long
Author_Institution :
Dept. of Electron. Eng., Nat. Yunlin Inst. of Technol., Taiwan
Volume :
4
fYear :
1996
fDate :
12-15 May 1996
Firstpage :
304
Abstract :
In this paper we address the design problem of high speed recursive digital filters for real time applications. In contrast to the nonrecursive case, there exist feedback loops in recursive filters which often become the performance bottleneck and prevent the circuits from high speed operation. Design tactics such as pipelining and parallel processing offer little help in this case. To achieve more parallelism, a look-ahead transformation applied at the algorithm level may be employed. This however, often causes a drastic increase in the hardware complexity. In this paper we propose a new design approach based on Distributed Arithmetic (DA) for the recursive filters. It can outperform the traditional bit parallel design in both pipelining period and initiation interval. To illustrate this new approach, we present 2 different systolic array designs for the ARMA filter. Finally, both designs are implemented by 0.8 μm SPDM CMOS technology. For the 4-tap 8-bit wide designs, the simulation results show they can operate at 142.6 and 142.8 MHz, respectively
Keywords :
CMOS digital integrated circuits; VHF filters; VLSI; autoregressive moving average processes; circuit feedback; digital arithmetic; integrated circuit design; pipeline processing; recursive filters; systolic arrays; 0.8 mum; 142.6 MHz; 142.8 MHz; 4-tap 8-bit wide designs; ARMA filter; SPDM CMOS technology; VLSI implementation; design approach; distributed arithmetic; feedback loops; high speed recursive digital filters; initiation interval; pipelining period; real time applications; recursive digital filters; simulation results; systolic array designs; word parallel design; Arithmetic; CMOS technology; Digital filters; Feedback circuits; Feedback loop; Hardware; Parallel processing; Pipeline processing; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.541962
Filename :
541962
Link To Document :
بازگشت