Title :
A pipelined VLSI with module structure design for discrete wavelet transforms
Author :
Sheu, Ming-hwa ; Cheng, Shun-Fa ; Shieh, Ming-Der
Author_Institution :
Dept. of Electron. Eng., Nat. Yunlin Inst. of Technol., Taiwan
Abstract :
This paper presents an efficient pipelined VLSI architecture for computing the Discrete Wavelet Transform (DWT). The features of the architecture are (1) lower hardware cost, (2) shorter latency, (3) simplex control, (4) regular structure for VLSI implementation and (5) higher output throughput rate. Considering the precision of the transformed data, an accuracy analysis of the architecture has been carried out to determine the appropriate bit-width for fitting the hardware executions. Finally, all components in the architecture are well designed and simulated based on the accuracy requirement
Keywords :
VLSI; digital signal processing chips; image processing; parallel architectures; pipeline processing; transforms; wavelet transforms; DWT; discrete wavelet transforms; module structure design; pipelined VLSI architecture; simplex control; throughput rate; Application software; Computer architecture; Delay; Discrete wavelet transforms; Filter bank; Hardware; Low pass filters; Very large scale integration; Wavelet analysis; Wavelet transforms;
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
DOI :
10.1109/ISCAS.1996.541974