DocumentCode :
3027906
Title :
A 12-bit high performance low cost pipeline ADC
Author :
Le, H.P. ; Zayegh, A. ; Singh, J.
Author_Institution :
Sch. of Electr. Eng., Victoria Univ., Australia
Volume :
2
fYear :
2003
fDate :
14-17 Dec. 2003
Firstpage :
471
Abstract :
This paper presents the design and implementation of a 2.5V 12-bit high performance and low cost pipeline Analog-to-Digital converter (ADC) architecture using CMOS technology. A modified flash ADC was employed instead of the traditional flash ADC to implement the sub-ADC in the designed pipeline ADC scheme to reduce the device complexity and attain lower system power consumption. The designed pipeline ADC architecture is operated at 400 MHz, consumes a total power of 47.7mW. Results indicates that 40% power saving is obtained at 400MHz when the modified flash ADC is used to implement the pipeline sub-ADC instead of a full flash ADC. Such pipeline ADC is the best candidate for many applications where power and size are the major factors.
Keywords :
CMOS integrated circuits; analogue-digital conversion; circuit simulation; integrated circuit design; integrated circuit modelling; integrated circuit noise; low-power electronics; pipeline processing; 12 bit; 400 MHz; 47.7 mW; CMOS technology; design; high performance; implementation; interstate amplifier; low cost; low power consumption; modified flash ADC; noise performance; pipeline ADC; simulation; Analog-digital conversion; CMOS technology; Costs; Dynamic range; Energy consumption; Integrated circuit noise; Modems; Pipelines; Power dissipation; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2003. ICECS 2003. Proceedings of the 2003 10th IEEE International Conference on
Print_ISBN :
0-7803-8163-7
Type :
conf
DOI :
10.1109/ICECS.2003.1301824
Filename :
1301824
Link To Document :
بازگشت