DocumentCode :
3028637
Title :
Some schemes of realization digital FIR filters on FPGA for communication applications
Author :
Nekoei, Farzad ; Kavian, Yousef S. ; Strobel, Otto
Author_Institution :
Fac. of Eng., Shahid Chamran Univ., Ahvaz, Iran
fYear :
2010
fDate :
13-17 Sept. 2010
Firstpage :
616
Lastpage :
619
Abstract :
Realization of digital Finite-Impulse-Response (FIR) filters are so important issues for digital communications and signal processing applications which is the main contribution of this paper. The direct and transposed architectures are employed to implement FIR filters on field-programmable-gate-array (FPGA) using a single SPARTAN 2 chip, XC2S50-5I-tq144, from Xilinx, Inc. The Verilog hardware description language is used for designing different schemes of FIR filter. The effects of coefficient symmetry and implementing multiplier blocks by shift and add operators on frequency and FPGA chip area occupation metrics are studied. Simulation results demonstrate improving FPGA-based solutions for digital FIR filter design.
Keywords :
FIR filters; field programmable gate arrays; hardware description languages; FPGA; Verilog hardware description language; XC2S50-5I-tq144; coefficient symmetry effect; digital communications; digital finite-impulse-response filter; field-programmable-gate-array; multiplier blocks; realization digital FIR filter scheme; signal processing; single SPARTAN 2 chip; Adders; Field programmable gate arrays; Finite impulse response filter; Logic gates; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave and Telecommunication Technology (CriMiCo), 2010 20th International Crimean Conference
Conference_Location :
Sevastopol
Print_ISBN :
978-1-4244-7184-3
Type :
conf
DOI :
10.1109/CRMICO.2010.5632348
Filename :
5632348
Link To Document :
بازگشت