Title :
Design of instantaneously companded delta modulators with M-bit memory
Author :
Castellino, Paolo ; Scagliola, Carlo
Author_Institution :
CSELT-Centro Studi e Laboratori Telecomunicazioni, Torino, Italy
Abstract :
In instantaneously companded delta modulators, the step-size is multiplied, at each sampling time, by an expansion-- compression factor depending on the sequence of the M most recent output bits. Some authors determined the values of the multipliers by optimizing the S/N ratio on a typical signal. This procedure can be effectively used only when a small number of bits is observed, but it becomes very heavy when that number grows up to 4 or 5. Starting from simple observations of ideal waveform tracking, a learning algorithm is given in this paper, which permits to calculate easily the values of the multipliers for any bit sequence length, which are tailored to the statistical properties of the signal used in the learning stage. This algorithm automatically permits to take into account even the particular predictor used in the delta feedback loop. The multiplier design is exploited for speech signals in various circuit conditions i.e. clock rate, predictor complexity and length of the bit sequence. The modulator performances are evaluated even as a function of the input signal level.
Keywords :
Circuits; Clocks; Delta modulation; Feedback; Logic; Performance evaluation; Sampling methods; Signal design; Speech; Telecommunications;
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '77.
DOI :
10.1109/ICASSP.1977.1170361