Title : 
Rounding techniques for signed binary arithmetic
         
        
            Author : 
Rao, Vishwas M. ; Nowrouzian, Behrouz
         
        
            Author_Institution : 
Dept. of Electr. & Comput. Eng., Calgary Univ., Alta., Canada
         
        
        
        
        
        
            Abstract : 
This paper is concerned with the derivation of the relationship that exists between the number truncation in two´s complement (TC) arithmetic and the corresponding truncation in signed-binary (SB) arithmetic. The resulting relationship is subsequently exploited and applied to the development of a pair of novel techniques for SB rounding. These techniques are then translated into algorithms suitable for two-level logic implementation. Finally, the resulting algorithms are applied to the design and implementation of a high-speed SB-kernel based TC multiply-accumulate arithmetic architecture
         
        
            Keywords : 
digital arithmetic; formal logic; high-speed SB-kernel; multiply-accumulate arithmetic architecture; number truncation; rounding techniques; signed binary arithmetic; two´s complement arithmetic; two-level logic implementation; Algorithm design and analysis; Arithmetic; Drives; Logic;
         
        
        
        
            Conference_Titel : 
Electrical and Computer Engineering, 1996. Canadian Conference on
         
        
            Conference_Location : 
Calgary, Alta.
         
        
        
            Print_ISBN : 
0-7803-3143-5
         
        
        
            DOI : 
10.1109/CCECE.1996.548095