DocumentCode :
3031145
Title :
Functional timing analysis for IP characterization
Author :
Yalcin, Hakan ; Mortazavi, Mohammad ; Palermo, Robert ; Bamji, Cyrus ; Sakallah, K.
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
fYear :
1999
fDate :
1999
Firstpage :
731
Lastpage :
736
Abstract :
A method that characterizes the timing of Intellectual Property (IP) blocks while taking into account IP functionality is presented. IP blocks are assumed to have multiple modes of operation specified by the user. For each mode, our method calculates IO path delays and timing constraints to generate a timing model. The method thus captures the mode-dependent variation in IP delays which, according to our experiments, can be as high as 90%. The special manner in which delay calculation is performed guarantees that IP delays are never underestimated. The resulting timing models are also compacted through a process whose accuracy is controlled by the user
Keywords :
circuit CAD; delays; industrial property; integrated circuit design; logic CAD; timing; IO path delays; IP characterization; Intellectual Property blocks; delay calculation; functional timing analysis; mode-dependent variation; multiple modes of operation; timing constraints; timing model; Accuracy; Boolean functions; Circuits; Computer science; Costs; Data structures; Delay; Intellectual property; Permission; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1999. Proceedings. 36th
Conference_Location :
New Orleans, LA
Print_ISBN :
1-58113-092-9
Type :
conf
DOI :
10.1109/DAC.1999.782107
Filename :
782107
Link To Document :
بازگشت