DocumentCode :
3031643
Title :
Low-cost real-time stereo vision hardware with binary confidence metric and disparity refinement
Author :
Motten, Andy ; Claesen, Luc
Author_Institution :
Expertise Centre for Digital Media, Hasselt Univ., Diepenbeek, Belgium
fYear :
2011
fDate :
26-28 July 2011
Firstpage :
3559
Lastpage :
3562
Abstract :
This paper presents a real-time stereo vision System-on-Chip (SoC) architecture for a depth-field generation processor as required in 3D TV applications. This architecture includes post-processing steps like a decision tree based confidence metric and a disparity refinement module while still fitting in a low cost FPGA. A real-time stereo matching calculation at a frame rate of 56 Hz with a resolution of 800 × 600 and a disparity of 80 has been realized using this architecture without the need for external memories.
Keywords :
decision trees; field programmable gate arrays; real-time systems; stereo image processing; system-on-chip; three-dimensional television; 3D TV applications; FPGA; binary confidence metric; decision tree based confidence metric; depth-field generation processor; disparity refinement; disparity refinement module; real-time stereo matching; real-time stereo vision system-on-chip architecture; Cameras; Computer architecture; Field programmable gate arrays; Measurement; Real time systems; Stereo vision; System-on-a-chip; FPGA; Parallel memory architecture; adaptable window; computer vision; confidence metric; low-cost; real-time; real-time stereo matching; system-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia Technology (ICMT), 2011 International Conference on
Conference_Location :
Hangzhou
Print_ISBN :
978-1-61284-771-9
Type :
conf
DOI :
10.1109/ICMT.2011.6002155
Filename :
6002155
Link To Document :
بازگشت