DocumentCode :
3032297
Title :
Fault grading of large digital systems
Author :
Saab, Daniel G. ; Mueller-Thuns, Robert B. ; Blaauw, David ; Rahmeh, Joseph T. ; Abraham, Jacob A.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
fYear :
1990
fDate :
17-19 Sep 1990
Firstpage :
290
Lastpage :
293
Abstract :
Cost-effective and accurate fault simulation of very large digital designs on engineering workstations is proposed. The hierarchical approach reduces memory requirements drastically by storing the structure of common repeated subcircuits only once. The approach allows flexible multilevel simulation. The simulation algorithms are at the switch-level so that general MOS digital designs with bidirectional signal flow can be handled, and both stuck-at and transistor faults are treated accurately. The fault simulation algorithms have been implemented as a prototype that was used to determine the fault grade of a model of the Motorola 68000 microprocessor on SUN Microsystems workstations
Keywords :
fault location; logic CAD; logic testing; microprocessor chips; MOS digital designs; Motorola 68000 microprocessor; SUN Microsystems workstations; bidirectional signal flow; engineering workstations; fault simulation; flexible multilevel simulation; hierarchical approach; large digital systems; memory requirements; prototype; stuck-at; switch-level; transistor faults; Adders; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Digital systems; Logic circuits; MOSFETs; Switches; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1990. ICCD '90. Proceedings, 1990 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-2079-X
Type :
conf
DOI :
10.1109/ICCD.1990.130230
Filename :
130230
Link To Document :
بازگشت