DocumentCode :
3032843
Title :
Automatic generation of control circuits in pipelined DSP architectures
Author :
Wang, Ching-Yi ; Parhi, Keshab K.
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneaopolis, MN, USA
fYear :
1990
fDate :
17-19 Sep 1990
Firstpage :
324
Lastpage :
327
Abstract :
Novel algorithms for synthesis of control circuits in pipelined signal processing architectures are presented. The algorithms generate appropriate latching and switching of intermediate signals for a functionally correct operation. Sufficient theory of pipelining is developed to ensure iteration independence of the registers used in control circuits of the dedicated architectures. The interprocessor control circuits are being incorporated into CAD systems for dedicated designs. Algorithms for automatic generation of all control circuits for a specified sequencing and scheduling of operations, for single and multiple clock, and for single and multiple implementation styles are presented
Keywords :
circuit layout CAD; digital signal processing chips; CAD systems; automatic generation; control circuits; dedicated architectures; interprocessor control circuits; iteration independence; latching; pipelined DSP architectures; scheduling; sequencing; signal processing architectures; switching; Automatic control; Automatic generation control; Circuit synthesis; Control systems; Digital signal processing; Pipeline processing; Registers; Signal generators; Signal processing algorithms; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1990. ICCD '90. Proceedings, 1990 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-2079-X
Type :
conf
DOI :
10.1109/ICCD.1990.130240
Filename :
130240
Link To Document :
بازگشت