DocumentCode :
3033034
Title :
Digital phase locked loop
Author :
Reddy, C.P. ; Fountain, Erik
Author_Institution :
California State University, Fullerton, California
Volume :
3
fYear :
1978
fDate :
28581
Firstpage :
792
Lastpage :
795
Abstract :
This paper deals with the design, construction and evaluation of a Digital Phase-Locked Loop. An exclusive OR gate serves as a linear phase detector. The integrator consists of a cascade of up/down decade counters. The D.C. value of each cycle from the phase detector is measured and accumulated. The rate of integration is determined by the clock input. The Oscillator consists of a cascade of decade rate Multipliers. The output frequency is numerically controlled using binary words instead of voltage. The input word to the Oscillator determines accurately the input frequency in a locked loop.
Keywords :
Clocks; Counting circuits; Digital filters; Equations; Phase detection; Phase frequency detector; Phase locked loops; Timing; Voltage control; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '78.
Type :
conf
DOI :
10.1109/ICASSP.1978.1170527
Filename :
1170527
Link To Document :
بازگشت