DocumentCode
3033451
Title
Parallel counter design using four-valued threshold logic
Author
Current, K.W. ; Mow, D.A.
Author_Institution
University of California, Davis, California
Volume
3
fYear
1978
fDate
28581
Firstpage
796
Lastpage
799
Abstract
Parallel counters are multiple input circuits that count the number of their inputs that are in a given state. In this paper, the implementation of parallel counters with four-valued threshold logic is described and these implementation are compared to their binary full adder network counter equivalents. Since each signal variable in four-valued logic may assume four logic states, twice the information carrying capacity as in binary logic, an over fifty percent savings in the total number of signal variables required to implement the parallel counter results. With the circuits we describe here, fifty percent fewer transistors and resistors are necessary for the implementation of four-valued logic parallel counters.
Keywords
Adders; Counting circuits; Digital signal processing chips; Integrated circuit yield; Large scale integration; Logic circuits; Logic design; Logic devices; Resistors; Signal processing;
fLanguage
English
Publisher
ieee
Conference_Titel
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '78.
Type
conf
DOI
10.1109/ICASSP.1978.1170553
Filename
1170553
Link To Document