DocumentCode :
3036568
Title :
Cellular and reentrant layouts for semiconductor wafer fabrication facilities
Author :
Hase, Rieko ; Takoudis, Christos G. ; Uzsoy, Reha
Author_Institution :
Sch. of Ind. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
1994
fDate :
12-14 Sep 1994
Firstpage :
112
Abstract :
We study alternative facility layouts for semiconductor wafer fabrication facilities using a process developed for manufacturing 3-dimensional CMOS devices as a research vehicle. Simulation experiments indicate that cellular layouts requiring only modestly higher capital investment can yield significantly lower cycle times in heavily loaded fabs. These results suggest that the savings in operating costs such as inventory holding cost over the life of the process may render the additional capital investment required by the cellular layouts economically justifiable
Keywords :
integrated circuit manufacture; production control; semiconductor device manufacture; IC manufacture; cellular layouts; facility layouts; reentrant layouts; semiconductor wafer fabrication facilities; Chemical engineering; Costs; Environmental economics; Fabrication; Job shop scheduling; Manufacturing processes; Production control; Production facilities; Semiconductor device manufacture; Semiconductor materials;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing Technology Symposium, 1994. Low-Cost Manufacturing Technologies for Tomorrow's Global Economy. Proceedings 1994 IEMT Symposium., Sixteenth IEEE/CPMT International
Conference_Location :
La Jolla, CA
Print_ISBN :
0-7803-2037-9
Type :
conf
DOI :
10.1109/IEMT.1994.404681
Filename :
404681
Link To Document :
بازگشت