DocumentCode :
3037446
Title :
A Digital Real Time Image Demosaicking Implementation for High Definition Video Cameras
Author :
Garcia-Lamont, Jair ; Aleman-Arce, Miguel ; Waissman-Vilanova, Julio
Author_Institution :
Inst. de Cienc. Basicas e Ing., Univ. Autonoma del Estado de Hidalgo, Pachuca
fYear :
2008
fDate :
Sept. 30 2008-Oct. 3 2008
Firstpage :
565
Lastpage :
569
Abstract :
This paper describes a digital real time image demosacking implementation for high definition video cameras. It comprises one buffer for three pixel rows and one interpolator based on bilinear interpolation. It has been implemented with HDL-Verilog and mapped onto Virtex-4 XC4VLX25 from Xilinx; for a clock frequency of 150 MHZ, its throughput is 72 frames per second. This implementation may be used as an intellectual property for FPGA´s or SoC.
Keywords :
hardware description languages; image segmentation; interpolation; video cameras; FPGA; HDL-Verilog; SoC; Virtex-4; Xilinx; bilinear interpolation; digital real time image demosaicking; video cameras; Application specific integrated circuits; Buffer storage; Clocks; Color; Digital cameras; High definition video; Interpolation; Pixel; Registers; Sensor arrays; Color Interpolation; FPGA; HDTV; Image Processing; Real Time; SoC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Robotics and Automotive Mechanics Conference, 2008. CERMA '08
Conference_Location :
Morelos
Print_ISBN :
978-0-7695-3320-9
Type :
conf
DOI :
10.1109/CERMA.2008.78
Filename :
4641132
Link To Document :
بازگشت