DocumentCode :
3037448
Title :
Improving the energy/power constraint for technology optimization
Author :
Frank, D.J. ; Chang, L. ; Haensch, W.
Author_Institution :
IBM T.J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2011
fDate :
5-7 Dec. 2011
Abstract :
Consideration of energy and power constraints is critical in establishing roadmap projections for future generations of CMOS technology. We introduce a new optimization constraint, energy × power density, which better reflects actual design goals and compromises, and use it to evaluate technology scaling trends. We highlight differences from conventional expectations about scaling, including the need for separate targets for high-performance parallel designs versus single- thread designs, and include an evaluation of the prospects for low- temperature operation.
Keywords :
CMOS integrated circuits; integrated circuit design; optimisation; CMOS technology; energy density; energy-power constraint; high-performance parallel design; low-temperature operation; power density; single-thread design; technology optimization; Cooling; Delay; FETs; Integrated circuit modeling; Optimization; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2011 IEEE International
Conference_Location :
Washington, DC
ISSN :
0163-1918
Print_ISBN :
978-1-4577-0506-9
Electronic_ISBN :
0163-1918
Type :
conf
DOI :
10.1109/IEDM.2011.6131557
Filename :
6131557
Link To Document :
بازگشت