DocumentCode :
3037472
Title :
Failure analysis approach For TrenchMOS devices
Author :
Oh Chong Khiam ; Yao Yujin ; Gao, Amy ; Li Yan ; Loh Sock Khim ; Lim Seng Keat ; King Mingchu
Author_Institution :
GLOBALFOUNDRIES, Malta, NY, USA
fYear :
2013
fDate :
15-19 July 2013
Firstpage :
190
Lastpage :
195
Abstract :
TrenchMOS FET devices fabricated vertically instead of conventional horizontal POWERMOS devices. Conventional failure analysis techniques have shown difficulty in identifying the failing location if the defect happens at the bottom of trench. Different failure analysis techniques have been developed to analyze the low yield wafers. This paper demonstrates the use of various failure analysis techniques to isolate the defective location and assisting Fab process team to resolve the issue and improve yield.
Keywords :
MOSFET; failure analysis; semiconductor device reliability; Fab process team; defective location isolation; failure analysis techniques; horizontal POWERMOS devices; low yield wafers; trenchMOS FET devices; Decision support systems; Failure analysis; Integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2013 20th IEEE International Symposium on the
Conference_Location :
Suzhou
ISSN :
1946-1542
Print_ISBN :
978-1-4799-1241-4
Type :
conf
DOI :
10.1109/IPFA.2013.6599152
Filename :
6599152
Link To Document :
بازگشت