DocumentCode :
3038620
Title :
A Novel Dynamic Power Cutoff Technique (DPCT) for Active Leakage Reduction in Deep Submicron CMOS Circuits
Author :
Yu, Baozhen ; Bushnell, Michael L.
Author_Institution :
Dept. of ECE, Rutgers Univ., Piscataway, NJ
fYear :
2006
fDate :
4-6 Oct. 2006
Firstpage :
214
Lastpage :
219
Abstract :
Due to the exponential increase in subthreshold leakage and gate leakage with technology scaling, leakage power is becoming a major fraction of total VLSI chip power in active mode. We present a novel active leakage power reduction technique, called the dynamic power cutoff technique (DPCT). First, the switching window for each gate, during which a gate makes its transitions, is identified by static timing analysis. Then, the circuit is optimally partitioned into different groups based on the minimal switching window (MSW) of each gate. Finally, power cutoff transistors are inserted into each group to control the power connections of that group. Each group is turned on only long enough for a wavefront of changing signals to propagate through that group. Since each gate is only turned on during a small timing window within each clock cycle, this significantly reduces active leakage power. This technique can also save standby leakage and dynamic power. Results on ISCAS´85 benchmark circuits modeled using 70 nm Berkeley predictive models (Cao et al., 2000) show up to 90% active leakage, 99% standby leakage, 54% dynamic power, and 72% total power savings
Keywords :
CMOS integrated circuits; VLSI; leakage currents; low-power electronics; transistors; Berkeley predictive models; ISCAS´85 benchmark circuits; VLSI chip power; active leakage reduction; clock cycle; deep submicron CMOS circuits; dynamic power cutoff technique; gate leakage; leakage power reduction; minimal switching window; power connections control; power cutoff transistors; power savings; stacking; standby current; standby leakage; static timing analysis; subthreshold leakage; technology scaling; CMOS technology; Clocks; Integrated circuit technology; Leakage current; Predictive models; Stacking; Switching circuits; Timing; Turning; Very large scale integration; Design; Leakage current; Performance; dynamic power; power cutoff; stacking; standby current;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2006. ISLPED'06. Proceedings of the 2006 International Symposium on
Conference_Location :
Tegernsee
Print_ISBN :
1-59593-462-6
Type :
conf
DOI :
10.1109/LPE.2006.4271839
Filename :
4271839
Link To Document :
بازگشت