DocumentCode :
3038640
Title :
FPGA accelerated partial volume interpolation
Author :
Moses, C. John ; Selvathi, D. ; Beena, J. Perpet ; Rani, S. Sajitha
Author_Institution :
ECE Dept., St. Xavier´´s Catholic Coll. Of Eng., Nagercoil, India
fYear :
2011
fDate :
23-24 March 2011
Firstpage :
816
Lastpage :
819
Abstract :
Interpolation is a basic concept in all fields of science and technology. Calculating the neighboring weights of an un interpolated data is found. This can be done effectively by partial volume interpolation, because it produces smooth changes with small changes in transformation and improves subvoxel accuracy. Partial volume interpolator consists of multipliers as its main component. In this work, partial volume interpolation unit is implemented using Wallace multiplier and Carry save adder multiplier and the performance of these multipliers are compared on the basis of synthesis report.
Keywords :
adders; field programmable gate arrays; interpolation; multiplying circuits; Carry save adder multiplier; FPGA; Wallace multiplier; partial volume interpolation; synthesis report; Adders; Arrays; Delay; Field programmable gate arrays; Image registration; Interpolation; Logic gates; carry save addition multiplier; image registration; interpolation; multiplier; partial volume interpolation; wallace multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Electrical and Computer Technology (ICETECT), 2011 International Conference on
Conference_Location :
Tamil Nadu
Print_ISBN :
978-1-4244-7923-8
Type :
conf
DOI :
10.1109/ICETECT.2011.5760231
Filename :
5760231
Link To Document :
بازگشت