DocumentCode :
3038949
Title :
Power-Conscious Configuration Cache Structure and Code Mapping for Coarse-Grained Reconfigurable Architecture
Author :
Kim, Yoonjin ; Park, Lihyun ; Choi, Kiyoung ; Paek, Yunheung
Author_Institution :
Design Autom. Lab., Seoul Nat. Univ.
fYear :
2006
fDate :
4-6 Oct. 2006
Firstpage :
310
Lastpage :
315
Abstract :
Coarse-grained reconfigurable architecture aims to achieve both performance and flexibility. However, power consumption is no less important for the reconfigurable architecture to be used as a competitive processing core in embedded systems. In this paper, we show how power is consumed in a typical coarse-grained reconfigurable architecture. Based on the power breakdown data, we suggest a power-conscious configuration cache structure and code mapping technique, which reduce power consumption without performance degradation. Experimental results show that the proposed approach saves much power even with reduced configuration cache size
Keywords :
cache storage; memory architecture; reconfigurable architectures; cache structure; coarse-grained reconfigurable architecture; code mapping technique; power breakdown data; power consumption; power-conscious configuration; Application software; Application specific integrated circuits; Design automation; Design optimization; Energy consumption; Laboratories; Permission; Pipeline processing; Reconfigurable architectures; Software performance; Coarse-Grained Reconfigurable Architecture (CGRA); Configuration Cache; Context Pipelining; Design; Experimentation; Loop Pipelining; Low Power; Performance; Spatial Mapping; System-on-Chip (SoC); Temporal Mapping; Verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2006. ISLPED'06. Proceedings of the 2006 International Symposium on
Conference_Location :
Tegernsee
Print_ISBN :
1-59593-462-6
Type :
conf
DOI :
10.1109/LPE.2006.4271855
Filename :
4271855
Link To Document :
بازگشت