Title :
Fast equivalence-checking for quantum circuits
Author :
Yamashita, Shigeru ; Markov, Igor L.
Author_Institution :
Ritsumeikan Univ., Kusatsu, Japan
Abstract :
We perform formal verification of quantum circuits by integrating several techniques specialized to particular classes of circuits. Our verification methodology is based on the new notion of a reversible miter that allows one to leverage existing techniques for simplification of quantum circuits. For reversible circuits which arise as runtime bottlenecks of key quantum algorithms, we develop several verification techniques and empirically compare them. We also extend existing quantum verification tools using SAT-solvers. Experiments with circuits for Shor´s number-factoring algorithm, containing thousands of gates, show improvements in efficiency by four orders of magnitude.
Keywords :
equivalent circuits; SAT solver; Shor number factoring algorithm; equivalence checking; formal verification; quantum algorithm; quantum circuits; quantum verification tool; reversible miter; Analytical models; Boolean functions; Circuits; Computational modeling; Data structures; Formal verification; Logic; Quantum computing; Quantum entanglement; Runtime;
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2010 IEEE/ACM International Symposium on
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-4244-8020-3
DOI :
10.1109/NANOARCH.2010.5510932