DocumentCode :
3041053
Title :
Memristor based programmable threshold logic array
Author :
Rajendran, Jeyavijayan ; Manem, Harika ; Karri, Ramesh ; Rose, Garrett S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Polytech. Inst. of New York Univ., Brooklyn, NY, USA
fYear :
2010
fDate :
17-18 June 2010
Firstpage :
5
Lastpage :
10
Abstract :
In this work, we utilized memristors in the realization of power and area efficient programmable threshold gates. Memristors are used as weights at the inputs of the threshold gates. The threshold gates are programmed by changing the memristance to enable implementation of different Boolean functions. A new threshold gate-array architecture is proposed and evaluated for power, area and delay metrics. The CAD setup that was utilized in the evaluation of the aforementioned architecture, can also be used to analyse the performance of emerging computing technologies. The proposed architecture achieves an average power reduction of 75% and area (transistor count) reduction of 75% when compared to look-up-table (LUT) based logic with some delay penalty.
Keywords :
Boolean functions; logic arrays; memristors; table lookup; threshold logic; Boolean functions; CAD setup; look-up-table based logic; memristor; programmable threshold gates; programmable threshold logic array; threshold gate-array architecture; Boolean functions; CMOS logic circuits; Delay; Logic circuits; Logic design; Logic devices; Memristors; Programmable logic arrays; Resistors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2010 IEEE/ACM International Symposium on
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-4244-8020-3
Type :
conf
DOI :
10.1109/NANOARCH.2010.5510933
Filename :
5510933
Link To Document :
بازگشت