DocumentCode :
3042635
Title :
VEST - An intelligent tool for timing SoCs verification using UML timing diagrams
Author :
Pulka, Andrzej ; Milik, Adam
Author_Institution :
Inst. of Electron., Silesian Univ. of Technol., Gliwice
fYear :
2008
fDate :
23-25 Sept. 2008
Firstpage :
118
Lastpage :
123
Abstract :
The paper concerns problems of the formal verification of timings in complex electronic devices - systems on chip (SoC). The authors discuss various approaches to complex systems verification. The formal procedures for systems timings checking are presented. The models are defined as models of computation in the heterogeneous (HDL/SystemC/MATLAB) environment. The verification process is performed on intermediate UML descriptions. The methodology makes use of timing diagrams introduced to UML 2.x standard. The entire system works under VEST (verification expert system tool) implemented in PROLOG. Some experiments and results concerning communication within AMBA-bus based platform are considered.
Keywords :
Unified Modeling Language; formal verification; hardware description languages; knowledge verification; system-on-chip; HDL; MATLAB; SoCs verification; SystemC; UML; complex electronic device; formal verification; intelligent tool; system verification; systems on chip; timing diagram; verification expert system tool; Timing; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Specification, Verification and Design Languages, 2008. FDL 2008. Forum on
Conference_Location :
Stuttgart
Print_ISBN :
978-1-4244-2264-7
Type :
conf
DOI :
10.1109/FDL.2008.4641432
Filename :
4641432
Link To Document :
بازگشت