DocumentCode :
3043571
Title :
A systematic approach to synthesis of verification test-suites for modular SoC designs
Author :
Surendran, Sudhakar ; Parekhji, Rubin ; Govindarajan, R.
Author_Institution :
Camera Phone Bus. Unit, Texas Instrum. India Ltd., Bangalore
fYear :
2008
fDate :
17-20 Sept. 2008
Firstpage :
91
Lastpage :
96
Abstract :
Verification is one of the important stages in designing an SoC (system on chips) that consumes upto 70% of the design time. In this work, we present a methodology to automatically generate verification test-cases to verify a class of SoCs and also enable re-use of verification resources created from one SoC to another. A prototype implementation for generating the test-cases is also presented.
Keywords :
system-on-chip; modular SoC designs; prototype implementation; system on chips; verification resources; verification test-cases; Automatic testing; Central Processing Unit; Centralized control; Computer languages; Control systems; Digital signal processing; Instruments; Prototypes; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2008 IEEE International
Conference_Location :
Newport Beach, CA
Print_ISBN :
978-1-4244-2596-9
Electronic_ISBN :
978-1-4244-2597-6
Type :
conf
DOI :
10.1109/SOCC.2008.4641486
Filename :
4641486
Link To Document :
بازگشت