DocumentCode :
3043613
Title :
Design methodolgy for HD Photo compression algorithm targeting a FPGA
Author :
Groder, S.H. ; Hsu, K.W.
Author_Institution :
Kate Gleason Coll. of Eng., Rochester Inst. of Technol., Rochester, NY
fYear :
2008
fDate :
17-20 Sept. 2008
Firstpage :
105
Lastpage :
108
Abstract :
This paper presents a design methodology for implementing the HD photo compression algorithm within a FPGA. The HD photo compression algorithm is comprised of five pipelined functional stages; (transformation, quantization, prediction, scanning, and encoding) some of which can be manipulated to obtain a lower cost and/or higher performance solution. This flexibility enables tailored solutions to be developed for a broader spectrum of applications. An Altera Stratix III FPGA can compress a 56 megapixel image in hundreds of microseconds.
Keywords :
data compression; field programmable gate arrays; image coding; Altera Stratix III FPGA; HD photocompression algorithm; design methodolgy; images compresssion; Code standards; Codecs; Compression algorithms; Design methodology; Field programmable gate arrays; High definition video; Image coding; Image storage; Pixel; Transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2008 IEEE International
Conference_Location :
Newport Beach, CA
Print_ISBN :
978-1-4244-2596-9
Electronic_ISBN :
978-1-4244-2597-6
Type :
conf
DOI :
10.1109/SOCC.2008.4641489
Filename :
4641489
Link To Document :
بازگشت