Title :
65NM sub-threshold 11T-SRAM for ultra low voltage applications
Author :
Moradi, Farshad ; Wisland, Dag T. ; Aunet, Snorre ; Mahmoodi, Hamid ; Cao, Tuan Vu
Author_Institution :
Inst. of Inf., Univ. of Oslo, Oslo
Abstract :
In this paper a new ultra low power SRAM cell is proposed. In the proposed SRAM topology, additional circuitry has been added to a standard 6T-SRAM cell to improve the static noise margin (SNM) and the performance. Foundry models for a 65 nm standard CMOS process were used for obtaining reliable simulated results. The circuit was simulated for supply voltages from 0.2 V to 0.35 V verifying the robustness of the proposed circuit for different supply voltages. The simulations show a significant improvement in SNM and a 4X improvement in read speed still maintaining a satisfactory write noise margin compared with the 6T-SRAM cell. The proposed circuit has an area overhead between 22%-28% compared with the 6T-SRAM.
Keywords :
SRAM chips; SRAM topology; foundry models; size 65 nm; static noise margin; static random access memory; ultra low power SRAM cell; voltage 0.2 V to 0.35 V; write noise margin; CMOS process; Circuit noise; Circuit simulation; Circuit topology; Foundries; Low voltage; Maintenance; Noise robustness; Random access memory; Semiconductor device modeling; SRAM; Static Noise Margin; ULTRA LOW POWER DESIGN;
Conference_Titel :
SOC Conference, 2008 IEEE International
Conference_Location :
Newport Beach, CA
Print_ISBN :
978-1-4244-2596-9
Electronic_ISBN :
978-1-4244-2597-6
DOI :
10.1109/SOCC.2008.4641491